6
views
0
recommends
+1 Recommend
0 collections
    0
    shares
      • Record: found
      • Abstract: found
      • Article: found
      Is Open Access

      On-chip Face Recognition System Design with Memristive Hierarchical Temporal Memory

      Preprint

      Read this article at

      Bookmark
          There is no author summary for this article yet. Authors can add summaries to their articles on ScienceOpen to make them more accessible to a non-specialist audience.

          Abstract

          Hierarchical Temporal Memory is a new machine learning algorithm intended to mimic the working principle of neocortex, part of the human brain, which is responsible for learning, classification, and making predictions. Although many works illustrate its effectiveness as a software algorithm, hardware design for HTM remains an open research problem. Hence, this work proposes an architecture for HTM Spatial Pooler and Temporal Memory with learning mechanism, which creates a single image for each class based on important and unimportant features of all images in the training set. In turn, the reduction in the number of templates within database reduces the memory requirements and increases the processing speed. Moreover, face recognition analysis indicates that for a large number of training images, the proposed design provides higher accuracy results (83.5\%) compared to only Spatial Pooler design presented in the previous works.

          Related collections

          Most cited references5

          • Record: found
          • Abstract: not found
          • Conference Proceedings: not found

          Memristor models for SPICE simulation of extremely large memristive networks

            Bookmark
            • Record: found
            • Abstract: not found
            • Article: not found

            Process Variation Aware Design of Multi-Valued Spintronic Memristor-Based Memory Arrays

              Bookmark
              • Record: found
              • Abstract: not found
              • Conference Proceedings: not found

              Memristor SPICE model and crossbar simulation based on devices with nanosecond switching time

                Bookmark

                Author and article information

                Journal
                24 September 2017
                Article
                1709.08184
                82da4e9b-2876-438d-8424-1e00cfd2f224

                http://arxiv.org/licenses/nonexclusive-distrib/1.0/

                History
                Custom metadata
                Journal of Intelligent and Fuzzy Systems, 2018
                cs.ET

                Comments

                Comment on this article